# **Lab 3 - Information README**

1. Where (which directory path) is your SOF file located, and what it is called?

The SOF file name is simple\_ipod\_solution.sof and is located in the folder: \Daniel\_Li\_51814762\_Lab\_3\rtl\\lab3\_template\_de1soc

2. What is the status of the lab (what works, what doesn't)

All required functionality for this lab has been fully implemented and verified. This functionality is compatible with both the bonus parts from Lab 2. This includes the "R" key functionality and the audio playback at 44KHz with 8-bit samples. The functionalities have been integrated into my modules. In the case of the 44KHz, 8-bit sample, I have overridden the original 16-bit 22KHz audio sample.

I have included all program files and testbenches for all modules implemented in Lab 2 to confirm the correctness of the code through simulation. This includes the SignalTap simulation waveforms. The functionality includes the Flash FSM Controller, keyboard interface, frequency controller, frequency clock divider, Synchronizer, LED display, and SignalTap code.

3. Annotated simulation screenshots as required by the lab

No annotations were required for this Lab, but I have included annotations from Lab 2 in the Appendix.

4. Annotated SignalTap screenshots as required by the lab

No annotations were required for this Lab, but I have included annotations from Lab 2 in the Appendix.

5. Information on how to run the simulations (i.e. where the files are located, which program you used to run your simulation)

Simulations were not required for this lab, but I have included instructions on how to run them in the Appendix.

6. Any additional information that would be relevant for the TA marking your project.

I have included the pacoblaze directory containing the necessary files for running the program, the pracPICO.psm file containing the picoblaze code, and the PRACPICO.MEM file which contains the data for running the program.

I have also included the drawing of my Flash FSM from Lab 2 as a reference, although this is not required for this lab. The picture is located in the folder: Flash\_FSM\_State\_Transitions\_Drawing.

If there is any additional information required for the lab, please don't hesitate to reach out and let me know. Thank you for marking my lab!

# **Appendix**

#### Instructions on how to run the simulations:

I have included the simulation testbenches and all the code required to run them in the folder: \Daniel\_Li\_51814762\_Lab\_3\sim. I have also included screenshots of the simulation results and .do files in subfolders within this folder. The program I used to run my simulations is ModelSim and I have included the .mpf file for the project in the folder.

#### **Annotated simulations:**

The annotated simulation screenshots are attached below for reference. I have included notes below illustrating the different aspects of the testbench and test cases I have aimed to simulate. They are attached in the following pages.

Below is a picture of the Flash FSM Controller testbench simulation:



```
`define OUTPUT2 3'b100
`define OUTPUT3 3'b101
'define OUTPUT4 3'b110

//Stop and start music
`define STOP_MUSIC 1'b0
`define PLAY_MUSIC 1'b1

//Playback mode
`define FORWARD 1'b0
`define BACKWARD 1'b1

//Max address
`define MAX_ADDRESS 23'h7FFFF
```

- The Flash\_FSM\_Controller is responsible for interacting with the flash device and outputting data samples to the audio
- It is composed of 7 states: the first 3 are for interacting with the flash device and the last 4 are for outputting the audio
- In this testbench, my goal was to step through the different stages and complete an entire cycle of operation
- Overall, I went through 2 cycles of my FSM, one where the direction of audio was forwards and one where the direction of audio was backwards
- I had 2 clocks, one which was the 50MHz clock and another at 25MHz (just for simulation purposes, I chose this value), I used my synchronizer to test the synchronization of these 2 clock in my FSM
- I first set the reset signal of the FSM which brought me to the IDLE state of my FSM and all internal and external signals reset to 0
- Then I tested my restart signal (starts song from the beginning generated by pressing the "R" key), this brought me to the DUT.current\_address of the data of 0. In addition, the start-finish protocol for my "R" key was set to 1 to indicate the action corresponding to the "R" key had taken affect
- Next, I set the play\_enable to `PLAY\_MUSIC and this along with the rising edge
  of the 25MHz (synchronized) brought me to the `ADDRESS stage which is the
  stage I pass the flash\_mem\_read signal and address data to the flash
- Following this, I waited until the waitrequest signal was deasserted which indicated the flash has my data to proceed to the next state `WAIT\_VALID where I set the flash mem read signal back to 0
- Now this was the stage where my FSM waits for the readdatavalid signal from the flash to indicate the data provided by the flash was valid. Since I did not hook

- it onto the flash in my testbench, I generated the signal myself and provided my own data which was 32'h12345678 for simplicity
- With the synchronized rise of the 25MHz and the 50MHz in addition with the PLAY\_MUSIC value in the play\_enable signal, the FSM progressed through the 4 different output stages which each output a 8 bit signal to the audio
- Although in this testbench I used a 25MHz clock, in my real module I used a 44KHz clock for the bonus
- I repeated the above steps for another cycle to test the audio playing in the Backwards direction. The only difference mainly between this and the Forward direction was the order in which the audio data was playing (reversed as indicated by the simulation waveform) and the current\_address signal which was decrementing instead of incrementing

#### Below is a picture of the Frequency Controller testbench simulation:



```
//Define default state
`define DEFAULT 1'b0 //default frequency is played
`define CUSTOM 1'b1 //custom frequency is played
```

- In this testbench I aimed to simulate how the freq\_count changed based on the inputs to the system
- First, I reset the module, this ensured the custom\_state was at the `DEFAULT value and the freq\_count would be at the value of `MUSIC\_FREQUENCY\_DEFAULT which was the default value of my audio frequency (44KHz)
- Then I proceeded to give 2 speed\_up\_event signals to the Frequency\_Controller to simulate how it changes the freq\_count counter
- As indicated by the waveform, this set the value of the custom\_state to `CUSTOM and the freq\_count to be decremented by 2 (increasing frequency, decreases the count)
- I then proceeded to give a speed\_down\_event signal to the Frequency\_Controller, this did not change the value of the custom\_state (`CUSTOM) but it did increment the value of the freq\_count by 1 (decreasing frequency, increases the count)
- Finally, since the value of freq\_count was 1 above that of the
   `MUSIC\_FREQUENCY\_DEFAULT value, I decided to give a speed\_reset\_event
   to test if the freq\_count resetted to the default value and if the custom\_state reset
   to `DEFAULT. As indicated by the waveform, the results did reset as expected

Below is a picture of the Keyboard Interface testbench simulation:



- My goal for this testbench was to test if the controls responded correctly to the keyboard inputs regardless if the character sent in by the keyboard was lower or uppercase
- I first reset the module which resulted in a sim\_play\_enable of `STOP\_MUSIC, sim\_direction of `FORWARD, and a sim\_restart of 0
- I then created a signal for capital E which resulted in sim\_play\_enable of `START\_MUSIC and not affecting the other signals as indicated by the waveform
- I then created a signal for capital D which resulted in sim\_play\_enable of `STOP\_MUSIC which did not affect the other signals
- I repeated the above step for lowercase E and lowercase D and as indicated by the waveform this behaved as expected
- Then I repeated the above tests but instead of using E or D, I tested the music direction using the capital B which set the sim\_direction as `BACKWARD while not affecting the other signals

- I then used the capital F which set the sim\_direction as `FORWARD while not affecting the other signals
- I repeated the tests with the lowercase versions of these characters as well and it behaved as expected
- Finally I tested the restart signal which was for the bonus of the "R" key which set the sim\_restart signal to 1 while not affecting the other keys

Below is a picture of the Synchronizer testbench simulation:



- The goal of this testbench was to visually see how when given two different clock signals, what the synchronizer does to
- I first reset the synchronizer resulting in all signals in the synchronizer having a value of 0
- The synchronizer was composed of 3 levels, async\_level\_1, async\_level\_2, and aysnc\_level\_3
- On a rising edge of the sim\_async\_in which was at 25MHz, the synchronizer picks up the value on the rising edge of the sim\_clk at 50MHz, this value is sent to the async\_level\_1 as indicated in the waveform
- On the next clock cycle, async\_level\_1 passes this value to async\_level\_2 while async\_level\_3 still stores its previous level and async\_level\_1 picks up a new value from sim\_async\_in
- Next, the value in async\_level\_2 is propagated into async\_level\_3,
   async\_level\_2 picks up the value from async\_level\_1, and async\_level\_1 picks up a new value from async in
- Eventually from async\_level\_3, this value is propagated into async\_out which is the output of the synchronizer as seen in the waveform above
- Overall, this system creates a propagation of a signal based on the sim\_clk ensuring that the final signal async\_out is high when sim\_clk is high thereby achieving a synchronized signal

Below is a picture of the Arbitrary\_Clock\_Divider\_My\_Version (frequency divider) testbench simulation:



- The sim\_in\_clk signal is an oscillating clock with a frequency of 50MHz, this acts as the main input clock driver for the circuit
- I first set the sim\_on\_off to be on to generate an output clock signal, my goal was to first test if the clock behaved correctly when the clock is on
- I first set the sim\_out\_clk to have a frequency value of 25MHz which is equivalent to the counter value of 30'd2. This leads to a period double that of the 50MHz input clock. From the simulation above we can see that this leads to a clock (sim\_out\_clk) that updates half as fast as the sim\_in\_clk signal
- I then set the sim\_out\_clk to have a frequency value of 5MHz which as indicated in the simulation above corresponds to the value of 30'b1010. This leads to a period 5 times as long as the input clock, this can be seen on the sim\_out\_clk signal above
- Finally, I tested the sim\_on\_off signal by turning the signal off (1'b0) for a clock period and then turning the signal back on (1'b1) for a clock period as seen in the last part of the simulation. As one can see, when I set the output clk with a frequency of 25MHz and the sim\_on\_off signal off, the output clock no longer generated until I turned the sim\_on\_off signal back on which is the expected behavior

Below is a picture of the LED FSM Controller testbench simulation:



- My goal when testing this circuit was to step through the different states of the Finite State Machine (FSM) and check the current state, output, and direction of the circuit
- The output is in one hot code for the LEDs where the position of the 1 corresponds to the LED currently lit up
- As we can see the FSM starts at the state 3'b000, output 8'b00000100, and direction 1'b0. This corresponds to LED2 on and direction moving to the right which is the expected behavior of the given solution SOF file
- From there we can see the states move from LED2 to LED1 to LED0 as indicated by the output and direction
- Once we reach LED0, the next state is LED1. In this state transition, we can also see the direction change from moving right to left as indicated by the 1'b1 for the direction signal
- This continues until we reach LED7 where in this state transition, the direction then changes from 1'b1 to 1'b0 again indicating the direction is moving to the right now instead of the left
- The output of the circuit is very intuitive especially with the one hot code representation and we can clearly see how the LEDs light up based on the output

### **SignalTap Annotations:**

## SignalTap Picture 1:

| Type Alia | Name Name                                                                                                        | -1024 -512 | Q .    | 512       | 1024 | 1536 | 2048 | 25,60 | 3072 | 3584 | 4096 | 4608      | 5120 | 5632 | 61,44 | 6656 | 7168, |
|-----------|------------------------------------------------------------------------------------------------------------------|------------|--------|-----------|------|------|------|-------|------|------|------|-----------|------|------|-------|------|-------|
| -         | Flash_FSM_Controller:Flash_FSM flash_mem_address[21]~reg0                                                        |            |        |           |      |      |      |       |      |      |      |           |      |      |       |      |       |
| 4         | Flash_FSM_Controller:Flash_FSM flash_mem_address[22]~reg0                                                        |            |        |           |      |      |      |       |      |      |      |           |      |      |       |      |       |
| *         | Flash_FSM_Controller:Flash_FSM flash_mem_read                                                                    |            |        |           |      |      |      |       |      |      |      |           |      |      |       |      |       |
| *         | Flash_FSM_Controller:Flash_FSM flash_mem_readdatavalid                                                           |            |        |           |      |      |      |       |      |      |      |           |      |      |       |      |       |
| *         | Flash_FSM_Controller:Flash_FSM flash_mem_read~reg0                                                               |            |        |           |      |      |      |       |      |      |      |           |      |      |       |      |       |
| *         | Flash_FSM_Controller:Flash_FSM flash_mem_waitrequest                                                             |            |        |           |      |      |      |       |      |      |      |           |      |      |       |      |       |
| *         | Flash_FSM_Controller:Flash_FSM play_enable                                                                       |            |        |           |      |      |      |       |      |      |      |           |      |      |       |      |       |
| *         | Flash_FSM_Controller:Flash_FSM reset                                                                             |            |        |           |      |      |      |       |      |      |      |           |      |      |       |      |       |
| ¥ .       | Flash_FSM_Controller:Flash_FSM restart                                                                           |            |        |           |      |      |      |       |      |      |      |           |      |      |       |      |       |
| *         | Flash_FSM_Controller:Flash_FSM restart_start_protocol                                                            |            |        |           |      |      |      |       |      |      |      |           |      |      |       |      |       |
| *         | Flash_FSM_Controller:Flash_FSM restart_start_protocol~reg0                                                       |            | 1      |           |      |      |      |       |      |      |      |           |      |      |       |      |       |
| <b>a</b>  | ■ Flash_FSM_Controller:Flash_FSM audio_out[70]                                                                   | 00h        |        | 04h       |      | 05h  |      |       | )3h  |      | FEh  |           | F7h  |      | F2h   |      | F1h   |
| -         | ■ Flash_FSM_Controller:Flash_FSM current_address[220]                                                            |            | 1      | 000000h   |      |      |      |       |      |      |      | 000001h   |      |      |       |      |       |
| -         | ■ Flash_FSM_Controller:Flash_FSM data_out[310]                                                                   | 00000000h  |        | FE030504h |      |      |      |       |      |      |      | F0F1F2F7h |      |      |       |      |       |
| <b>*</b>  | ■ Flash_FSM_Controller:Flash_FSM flash_mem_address[220]  ■ Flash_FSM_Controller:Flash_FSM flash_mem_address[220] |            |        | 000000h   |      |      |      |       |      |      |      | 000001h   |      |      |       |      |       |
| <b>*</b>  | B Flash_FSM_Controller:Flash_FSM flash_mem_readdata[310]                                                         | 00000000h  |        | FE030504h |      |      |      |       |      |      |      | F0F1F2F7h |      |      |       |      |       |
| -         | Flash_FSM_Controller:Flash_FSM state[20]                                                                         | 0h         |        | 3h        |      | 4h   |      |       | 5h   |      | 0h   |           | 3h   |      | 4h    |      | 5h    |
| ¥ .       | Flash_FSM_Controller:Flash_FSM state[2]                                                                          |            | 1      |           |      |      |      |       |      | ٦    |      |           |      |      |       |      |       |
| *         | Flash_FSM_Controller:Flash_FSM state[1]                                                                          |            |        |           |      |      |      |       |      |      |      |           |      |      |       |      |       |
| *         | Flash_FSM_Controller:Flash_FSM state[0]                                                                          |            | $\bot$ |           |      |      |      |       |      |      |      |           |      |      |       |      |       |

# SignalTap Picture 2:



#### SignalTap Picture 3:



- I have included some pictures of the SignalTap waveforms for my flash FSM that displays the behavior of the signals while the song is playing from the start
- The first picture corresponds to the second picture as they were taken at the same time, while the third picture was taken at a later time in the song
- If more picture are needed, please let me know and I can demonstrate them in-person during the lab
- As one can see, the state transitions behave properly and they proceed sequentially as defined in the code in my modules (I zoomed out so some state transitions that were really quick were hard to see on the pictures)
- Some highlights include:
  - The flash\_mem\_address signal as you can see updates correctly during the state transition from state 3'b000 to 3'b001

- The audio\_out signal changes with each state transition for the states `OUTPUT1 to `OUTPUT4 (state 3-6) although state 6 is not visible from the picture because the transition is very quick
- Play\_enable signal is high indicating the audio is playing as expected
- Current\_direction is low indicating the audio is playing forwards